# A 10.5 mΩ, 4 A Integrated Power Switch with Soft-start and Protection Features in WLCSP ### **General Description** The SLG59M1735C is a high performance 10.5 m $\Omega$ , 4 A single-channel nFET integrated power switch which can operate with a 2.5 V to 5.5 V V<sub>DD</sub> supply to switch power rails from as low as 0.9 V up to the supply voltage. The SLG59M1735C incorporates two-level overload current protection, thermal shutdown protection, and soft-start control which can easily be adjusted by a small external capacitor. Using a proprietary MOSFET design, the SLG59M1735C achieves its stable 10.5 $m\Omega$ RDS $_{ON}$ across a wide input voltage range. Through the application of Silego's proprietary CuFET technology, the SLG59M1735C's can be used in high-current applications with a very-small 1.5 $\text{mm}^2$ WLCSP form factor. #### **Features** - Low RDSON nFET: 10.5 mΩ - Steady-state Operating Current: Up to 4 A - Supply Voltage: 2.5 V ≤ V<sub>DD</sub> ≤ 5.5 V - Wide Input Voltage Range: 0.9 V ≤ V<sub>D</sub> ≤ V<sub>DD</sub> - · Capacitor-programmable Soft-start Control - · Two-stage Overcurrent Protection: - · Fixed 6 A Active Current Limit - · Fixed 0.5 A Short-circuit Current Limit - Thermal Shutdown Protection - Operating Temperature: -40 °C to 85 °C - 0.96 mm x 1.56 mm, 0.4mm pitch 8L WLCSP - · Pb-Free / Halogen-Free / RoHS-Compliant #### **Pin Configuration** 8-pin WLCSP (Laser Marking View) #### **Applications** - · Notebook Power Rail Switching - · Tablet Power Rail Switching - · Smartphone Power Rail Switching #### **Block Diagram** ### **Pin Description** | Pin# | Pin Name | Туре | Pin Description | |------|----------|--------|---------------------------------------------------------------------------------------------------------------------| | A1 | VDD | PWR | V <sub>DD</sub> power for load switch control (2.5 V to 5.5 V) | | B1 | ON | Input | Turns MOSFET ON (4 M $\Omega$ pull down resistor) CMOS input with V <sub>IL</sub> < 0.3 V, V <sub>IH</sub> > 0.85 V | | C1 | D | MOSFET | Drain of Power MOSFET (fused with pin 4) | | D1 | D | MOSFET | Drain of Power MOSFET (fused with pin 3) | | D2 | S | MOSFET | Source of Power MOSFET (fused with pin 6) | | C2 | S | MOSFET | Source of Power MOSFET (fused with pin 5) | | B2 | CAP | Input | Capacitor for controlling power rail ramp rate | | A2 | GND | GND | Ground | ### **Ordering Information** | Part Number | Туре | Production Flow | |---------------|--------------------------|-----------------------------| | SLG59M1735C | WLCSP 8L | Industrial, -40 °C to 85 °C | | SLG59M1735CTR | WLCSP 8L (Tape and Reel) | Industrial, -40 °C to 85 °C | 000-0059M1735-102 Page 2 of 16 #### **Absolute Maximum Ratings** | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |--------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>DD</sub> | Power Supply | | | | 7 | V | | T <sub>S</sub> | Storage Temperature | | -65 | | 150 | °C | | T <sub>O</sub> | Operating Temperature | | -40 | | 85 | °C | | T <sub>A</sub> | Rated Operating Temperature | | -40 | | 85 | °C | | ESD <sub>HBM</sub> | ESD Protection | Human Body Model | 2000 | | 4 | V | | ESD <sub>CDM</sub> | ESD Protection | Charged Device Model | 500 | | 6 | V | | MSL | Moisture Sensitivity Level | | | | 1 | | | $\theta_{\sf JA}$ | Package Thermal Resistance,<br>Junction-to-Ambient | 0.96mm x 1.56mm WLCSP; Determined using 1 in <sup>2</sup> , 1 oz. copper pads under each VD and VS on FR4 pcb material | | 100 | | °C/W | | W <sub>DIS</sub> | Package Power Dissipation | | | | 1 | W | | IDS <sub>MAX</sub> | Max Continuous Switch Current | | | | 4 | Α | | MOSFET IDS <sub>PK</sub> | Peak Current from Drain to Source | Maximum pulsed switch current, pulse width < 1 ms, 1% duty cycle | | | 6 | А | Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **Electrical Characteristics** $T_A = -40 \, ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ (unless otherwise stated) | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |-----------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------|------------|---------------------|------| | $V_{DD}$ | Power Supply Voltage | -40 to 85°C | 2.5 | | 5.5 | V | | 1 | Dower Supply Current | when OFF | | | 2 | μΑ | | I <sub>DD</sub> | Power Supply Current | when ON | | 77 | 110 | μΑ | | DDG | ON Resistance | $T_A 25^{\circ}C @ 100 \text{ mA}; V_{DD} = V_D = 5 \text{ V}$ | | 10.5 | 12.1 | mΩ | | RDS <sub>ON</sub> | ON Resistance | $T_A 85^{\circ}C @ 100 \text{ mA}; V_{DD} = V_D = 5 \text{ V}$ | | 12.7 | 14.3 | mΩ | | V <sub>D</sub> | Drain Voltage | | 0.9 | | $V_{DD}$ | V | | I <sub>FET_OFF</sub> | MOSFET OFF Leakage Current | $2.5V \le V_{DD} \le 5.5V$ ; $V_D = 4.35V$ , $V_S = 0V$ ; $ON = LOW$ ; $T_A = 25^{\circ}C$ | | | 1 | μΑ | | | Active Current Limit | MOSFET will automatically limit current when V <sub>S</sub> > 250 mV | 4.5 | 6.0 | 8 | Α | | I <sub>LIMIT</sub> | Short Circuit Current Limit | MOSFET will automatically limit current when V <sub>S</sub> < 250 mV | | 0.5 | | Α | | T <sub>ON_Delay</sub> | ON Delay Time | lay Time | | 220 | 400 | μs | | | | 10% V <sub>S</sub> to 90% V <sub>S</sub> ↑; | Set by | External ( | C <sub>SLEW</sub> 1 | μs | | $V_{S(SR)}$ | Slew Rate | Example: 10% $V_S$ to 90% $V_S$ ↑;<br>$V_{DD} = V_D = 5$ V; $C_{SLEW} = 3.9$ nF<br>$R_{LOAD} = 20$ $\Omega$ , $C_{LOAD} = 10$ $\mu$ F | 2.2 | 2.8 | 3.5 | V/ms | 000-0059M1735-102 Page 3 of 16 #### **Electrical Characteristics** (continued) $T_A = -40 \, ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ (unless otherwise stated) | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------|--------|------------|-------------------|------| | | | 50% ON to 90% V <sub>S</sub> ↑ | Set by | External ( | SLEW <sup>1</sup> | ms | | T <sub>Total_ON</sub> | Total Turn-on Time | | 1.5 | 1.9 | 2.3 | ms | | T <sub>OFF_Delay</sub> | OFF Delay Time | 50% ON to $V_S \downarrow$ ;<br>$V_{DD} = V_D = 5 V$ ,<br>$R_{LOAD} = 20 \Omega$ , no $C_{LOAD}$ | | 23 | | μs | | $C_{LOAD}$ | Output Load Capacitance | C <sub>LOAD</sub> connected from V <sub>S</sub> to GND | | | 500 | μF | | ON_V <sub>IH</sub> | High Input Voltage on ON pin | | 0.85 | | $V_{DD}$ | V | | ON_V <sub>IL</sub> | Low Input Voltage on ON pin | | -0.3 | 0 | 0.3 | V | | THERMON | Thermal shutoff turn-on temperature | | | 125 | | °C | | THERM <sub>OFF</sub> | Thermal shutoff turn-off temperature | | | 100 | | °C | #### Notes $<sup>1. \ \</sup> Refer to typical \ Timing \ Parameter \ vs. \ C_{SLEW} \ performance \ charts \ for \ additional \ information \ when \ available.$ Note: Rise and Fall times of the ON signal are 100 ns 000-0059M1735-102 Page 4 of 16 ### **Typical Performance Characteristics** ### $\ensuremath{\mathsf{RDS_{ON}}}\xspace \ensuremath{\mathsf{vs.}}\xspace \ensuremath{\mathsf{V_{DD}}}\xspace$ and Temperature ### $\rm RDS_{ON}$ vs. $\rm V_{D}$ and $\rm V_{DD}$ 000-0059M1735-102 Page 5 of 16 ### $\mathbf{V}_{\mathrm{OUT}}$ Slew Rate vs. $\mathbf{C}_{\mathrm{SLEW}}, \mathbf{V}_{\mathrm{DD}},$ and Temperature 000-0059M1735-102 Page 6 of 16 $T_{Total\_ON}$ vs. $C_{SLEW}\!,\,V_D\!,$ and $V_{DD}$ 000-0059M1735-102 Page 7 of 16 ### Typical Turn-on Waveforms - $V_{DD} = V_D = 5 \text{ V}$ Figure 1. Typical Turn ON operation waveform for V<sub>DD</sub> = V<sub>D</sub> = 5 V, C<sub>SLEW</sub> = 4 nF, C<sub>LOAD</sub> = 10 $\mu$ F, R<sub>LOAD</sub> = 20 $\Omega$ Figure 2. Typical Turn ON operation waveform for V<sub>DD</sub> = V<sub>D</sub> = 5 V, C<sub>SLEW</sub> = 12 nF, C<sub>LOAD</sub> = 10 $\mu$ F, R<sub>LOAD</sub> = 20 $\Omega$ 000-0059M1735-102 Page 8 of 16 ### Typical Turn-off Waveforms - $V_{DD} = V_D = 5 \text{ V}$ Figure 3. Typical Turn OFF operation waveform for V<sub>DD</sub> = V<sub>D</sub> = 5 V, C<sub>SLEW</sub> = 4 nF, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 20 $\Omega$ Figure 4. Typical Turn OFF operation waveform for V<sub>DD</sub> = V<sub>D</sub> = 5 V, C<sub>SLEW</sub> = 4 nF, C<sub>LOAD</sub> = 10 $\mu$ F, R<sub>LOAD</sub> = 20 $\Omega$ 000-0059M1735-102 Page 9 of 16 #### SLG59M1735C Power-Up/Power-Down Sequence Considerations To ensure glitch-free power-up under all conditions, apply $V_{DD}$ first, followed by $V_{D}$ after $V_{DD}$ exceeds 1 V. Then allow $V_{D}$ to reach 90% of its max value before toggling the ON pin from Low-to-High. Likewise, power-down in reverse order. If $V_{DD}$ and $V_{D}$ need to be powered up simultaneously, glitching can be minimized by having a suitable load capacitor. A 10 $\mu$ F $C_{LOAD}$ will prevent glitches for rise times of $V_{DD}$ and $V_{D}$ less than 2 ms. If the ON pin is toggled HIGH before $V_{DD}$ and $V_{D}$ have reached their steady-state values, the IPS timing parameters may differ from datasheet specifications. The slew rate of output V<sub>S</sub> follows a linear ramp set by a capacitor connected to the CAP pin. A larger capacitor value at the CAP pin produces a slower ramp, reducing inrush current from capacitive loads. ### SLG59M1735C Voltage Limitation V<sub>D</sub> may not exceed V<sub>DD</sub> for proper operation otherwise the Active Current Limit cannot function properly. #### SLG59M1735C Current Limiting The SLG59M1735C has two modes of current limiting, differentiated by the output (Source pin) voltage. #### 1. Standard Current Limiting Mode (with Thermal Protection) When $V_S > 250$ mV, the output current is initially limited to the Active Current Limit specification given in the Electrical Characteristics table. The current limiting circuit is very fast and responds within a few micro-seconds to sudden loads. When overload is sensed, the current limiting circuit increases the FET resistance to keep the current from exceeding the Active Current Limit. However, if an overload condition persists, the die temperature rise due to the increased FET resistance while at maximum current can activate Thermal Protection. If the die temperature exceeds the THERM<sub>ON</sub> specification, the FET is shut completely OFF, allowing the die to cool. When the die cools to the THERM<sub>OFF</sub> temperature, the FET is allowed to turn back on. This process may repeat as long as the overload condition is present. #### 2. Short Circuit Current Limiting Mode (with Thermal Protection) When $V_S$ < 250 mV (which is the case with a hard short, such as a solder bridge on the power rail), the current is limited to approximately 500 mA. Thermal Protection is also present, but since the Short Circuit Current Limit is much lower than Standard Current Limit, activation may only occur at higher ambient temperatures. For more information on Silego GreenFET3 integrated power switch features, please visit our <u>Application Notes</u> page at our website and see App Note "AN-1068 GreenFET3 Integrated Power Switch Basics". 000-0059M1735-102 Page 10 of 16 #### **Package Top Marking System Definition** Part Code + Assembly Site + Revision Code Date Code + S/N Code Pin 1 Identifier PP - Part Code Field A - Assembly Site Code Field R - Revision Code Field WW - Lot Traceability Field N - S/N Code Field 000-0059M1735-102 Page 11 of 16 ### **Package Drawing and Dimensions** #### WLCSP 8L 0.96x1.56 mm 0.4P Green Package | PIN No | PIN NAME | |--------|----------| | A1 | VDD | | A2 | GND | | B1 | ON | | B2 | CAP | | C1 | MOS_D | | C2 | MOS_S | | D1 | MOS_D | | D2 | MOS_S | | | | #### Unit: mm | O | | | | | | | | | |--------|-------|----------|-------|--------|----------|------|------|--| | Symbol | Min | Nom. | Max | Symbol | Min | Nom. | Max | | | Α | 0.380 | - | 0.500 | D | 1.53 | 1.56 | 1.59 | | | A1 | 0.125 | 0.150 | 0.175 | Е | 0.93 | 0.99 | | | | A2 | 0.240 | 0.265 | 0.290 | D1 | 1.20 BSC | | | | | A3 | 0.015 | 0.025 | 0.035 | E1 | 0.50 BSC | | | | | b | 0.195 | 0.220 | 0.245 | е | 0.40 BSC | | | | | N | | 8 (Bump) | | | | | | | 000-0059M1735-102 Page 12 of 16 ### SLG59M1735C 8-pin WLCSP PCB Landing Pattern Solder mask detail (not to scale) **Unit: um** 000-0059M1735-102 Page 13 of 16 #### **Recommended Reflow Soldering Profile** For successful reflow of the SLG59M1735C a recommended thermal profile is illustrated below: Note: This reflow profile is for classification/preconditioning and are not meant to specify board assembly profile. Actual board assembly profiles should be developed based on specific process needs and board designs and should not exceed parameters depicted on figure above. Please see more information on IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 0.352 mm<sup>3</sup> (nominal). Please see more information on IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 2.25 mm<sup>3</sup> (nominal). 000-0059M1735-102 Page 14 of 16 ### **Tape and Reel Specifications** | Bookogo | # of | Nominal | Max Units | | Reel & | Leader (min) | | Trailer (min) | | Tape | Part | |------------------------------------------|--------------|-----------------------|-----------|---------|------------------|--------------|----------------|---------------|----------------|---------------|---------------| | Package<br>Type | # OI<br>Pins | Package Size<br>[mm] | per Reel | per Box | Hub Size<br>[mm] | Pockets | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] | | WLCSP8L<br>0.96x1.56<br>mm 0.4P<br>Green | 8 | 0.96 x 1.56 x<br>0.44 | 3000 | 3000 | 178 / 60 | 100 | 400 | 100 | 400 | 8 | 4 | ### **Carrier Tape Drawing and Dimensions** | Package<br>Type | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | to Bocket | таре | Tape<br>Thickness | |-------------------------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----------|------|-------------------| | | A0 | В0 | K0 | P0 | P1 | D0 | E | F | W | Т | | WLCSP 8L<br>0.96x1.56<br>mm 0.4P<br>Green | 1.11 | 1.7 | 0.56 | 4 | 4 | 1.5 | 1.75 | 3.5 | 8 | 0.25 | Note: Orientation in carrier: Pin1 is at upper left corner (Quadrant 1). Refer to EIA-481 specification 000-0059M1735-102 Page 15 of 16 ### **Revision History** | Date | Version | Change | |-----------|---------|-----------------------------| | 8/11/2017 | 1.02 | Updated Tape and Reel Specs | | 3/28/2017 | 1.01 | Updated PCB Landing Pattern | | 2/1/2017 | 1.00 | Production Release | 000-0059M1735-102 Page 16 of 16